设计依据:
l CPCI Specification PICMG 2.0 R3.0 (October 1, 1999)
l CPCI Hot Swap Specification PICMG 2.1 R1.0 (August 3, 1998)
l CPCI System Management Specification PICMG 2.9 R1.0 (February 2, 2000)
l Keying of CPCI Boards and Backplanes PICMG 2.10 R1.0 (October 1, 1999)
l CPCI Power Interface Specification PICMG 2.11 R1.0 (October1, 1999)
总线结构:
P5 |
RIO |
|||||
P4 |
||||||
P3 |
||||||
P2 |
64bit\33MHz CPCI Bus |
|||||
P1 |
||||||
Slot |
1 |
2 |
3 |
4 |
5 |
6 |
系统 |
外围槽 |
技术参数:
l 槽数: 1 System Slot(最左侧)+5 Peripheral slots;
l 结构尺寸: 262.05x121.08x3.8mm(H×W×T);
l 电源输入方式:M3接线柱方式;
l 背板最大电压降: <20mV;
l V(I/O): +3.3V / +5V可选,出厂默认+5V;
l 单端阻抗: 65ohm ±10% for trace.
l 工作温度: -20℃ ~ +55℃
l 贮存温度: -40℃ ~ +85℃
l MTBF: 700,000h